add register_file

This commit is contained in:
Jose Luis Montañes Ojados
2026-03-01 02:58:20 +01:00
parent 5cc4b5adf4
commit cec82dc58f
3 changed files with 99 additions and 1 deletions

View File

@@ -0,0 +1,38 @@
/*
Registros
*/
module register_file #(
parameter REGS = 16,
parameter W = 16
) (
input clk,
input rst,
// Puerto escritura
input [$clog2(REGS)-1:0] wr_addr,
input [W-1:0] wr_data,
input wr_en,
// Puerto lectura 1
input [$clog2(REGS)-1:0] rd_addr1,
output [W-1:0] rd_data1,
// Puerto lectura 2
input [$clog2(REGS)-1:0] rd_addr2,
output [W-1:0] rd_data2
);
reg [W-1:0] regs [0:REGS-1];
// Lectura combinacional
assign rd_data1 = regs[rd_addr1];
assign rd_data2 = regs[rd_addr2];
// Escritura sincrona
integer i;
always @(posedge clk or posedge rst) begin
if (rst) begin
for (i = 0; i < REGS; i = i + 1)
regs[i] <= 0;
end else if (wr_en) begin
regs[wr_addr] <= wr_data;
end
end
endmodule

View File

@@ -0,0 +1,60 @@
/*
Registros
*/
`include "./register_file/register_file.v"
module register_file_tb;
reg clk, rst, wr_en;
reg [3:0] wr_addr;
reg [15:0] wr_data;
reg [3:0] rd_addr1, rd_addr2;
wire [15:0] rd_value1, rd_value2;
register_file register(
.clk(clk),
.rst(rst),
.wr_addr(wr_addr),
.wr_data(wr_data),
.wr_en(wr_en),
.rd_addr1(rd_addr1),
.rd_data1(rd_value1),
.rd_addr2(rd_addr2),
.rd_data2(rd_value2)
);
initial clk = 0;
always #5 clk = ~clk;
initial begin
$dumpfile("register_file/register_file.vcd");
$dumpvars(0, register_file_tb);
rst = 1; wr_en = 0; wr_addr = 0; wr_data = 0;
rd_addr1 = 0; rd_addr2 = 0;
@(posedge clk);
$display("rst=%b, wr_en=%b, wr_add=%d, wr_data=%d", rst, wr_en, wr_addr, wr_data);
$display("rd_addr1=%d, rd_addr2=%d, rd_value1=%d, rd_value2=%d", rd_addr1, rd_addr2, rd_value1, rd_value2);
rst = 0;
@(posedge clk);
$display("rst=%b, wr_en=%b, wr_add=%d, wr_data=%d", rst, wr_en, wr_addr, wr_data);
$display("rd_addr1=%d, rd_addr2=%d, rd_value1=%d, rd_value2=%d", rd_addr1, rd_addr2, rd_value1, rd_value2);
wr_en = 1; wr_addr = 1; wr_data = 16'hBEEF;
@(posedge clk);
$display("rst=%b, wr_en=%b, wr_add=%d, wr_data=%d", rst, wr_en, wr_addr, wr_data);
$display("rd_addr1=%d, rd_addr2=%d, rd_value1=%d, rd_value2=%d", rd_addr1, rd_addr2, rd_value1, rd_value2);
wr_en = 0;
@(posedge clk);
$display("rst=%b, wr_en=%b, wr_add=%d, wr_data=%d", rst, wr_en, wr_addr, wr_data);
$display("rd_addr1=%d, rd_addr2=%d, rd_value1=%d, rd_value2=%d", rd_addr1, rd_addr2, rd_value1, rd_value2);
rd_addr1 = 1;
@(posedge clk);
$display("rst=%b, wr_en=%b, wr_add=%d, wr_data=%d", rst, wr_en, wr_addr, wr_data);
$display("rd_addr1=%d, rd_addr2=%d, rd_value1=%d, rd_value2=%d", rd_addr1, rd_addr2, rd_value1, rd_value2);
repeat(100) @(posedge clk);
$finish;
end
endmodule

View File

@@ -350,7 +350,7 @@ gtkwave modulo.vcd
- [x] Fase 2.1 — Flip-Flop D y registro - [x] Fase 2.1 — Flip-Flop D y registro
- [x] Fase 2.2 — Contador - [x] Fase 2.2 — Contador
- [x] Fase 2.3 — Shift Register - [x] Fase 2.3 — Shift Register
- [ ] Fase 2.4 — Register File - [x] Fase 2.4 — Register File
- [ ] Fase 3.1 — RAM sincrona - [ ] Fase 3.1 — RAM sincrona
- [ ] Fase 3.2 — ROM - [ ] Fase 3.2 — ROM
- [ ] Fase 3.3 — Stack - [ ] Fase 3.3 — Stack